Student Name: Instructor: Mustafa Altun

**Student ID:** 

## EHB322E Digital Electronic Circuits Homework 3

Deadline: 21/05/2018 (before 13:30) Submit your homeworks to Furkan Peker (Room: 3207 EEF)

Consider a CMOS D-flip-flop shown below.



1) **CALCULATION:** Use the following parameter values.

Equivalent resistor for an NMOS transistor:  $R_N = 1k\Omega$ Equivalent resistor for a PMOS transistor:  $R_P = 1.5k\Omega$ 

Suppose that each of the two output nodes has an internal capacitance of **10fF**. Neglect the capacitors for the other nodes.

**Problem:** Find the worst case propagation delay values at the output (total of 2) when CLK=1 and the input is switching.

2) **SIMULATION:** Construct the flip-flop using SPICE. To satisfy the equivalent resistor values given in 1), determine (W/L)<sub>NMOS</sub> and (W/L)<sub>PMOS</sub> ratios by using an inverter and assuming that it has an output capacitor of 10fF. Select V<sub>DD</sub>=5V (logic 1) and ground=0V (logic 0). Connect body terminals of NMOS and PMOS transistors to their source terminals. Use T15DN and T15DP spice models for NMOS and PMOS transistors, respectively (for details refer to Homework 1). Apply square pulse waves to required inputs.

**Problem:** Find the **worst case propagation delay** values by performing transient analysis. Sketch input and output waveforms. Compare your result with that in 1); justify your answer.

Grading: 1) 50%, 2) 50%

Note: Do not forget to attach SPICE output file prints to your homework!